DocumentCode :
2390339
Title :
A new topology for power control of high efficiency class-E switched mode power amplifier
Author :
Tabrizi, M.M. ; Masoumi, N.
fYear :
2005
fDate :
20-24 July 2005
Firstpage :
92
Lastpage :
95
Abstract :
This paper presents a new methodology for improving overall efficiency of class-E power amplifiers. Power amplifiers are designed for maximum efficiency at the highest output power, while the efficiency decreases as the output power reduces. To achieve a long battery life and block interference, output power must be controlled based on the distance between a transmitter and a receiver. This new methodology employs optimized circuit topology in power control circuit in order to have small drop in efficiency at low output power. The proposed circuit is simulated using Hspice in 0.25 μm CMOS technology as well as ADS lumped model of spiral inductors is employed. The results indicate that the efficiency reduces about 40% when the power amplifier operates at 10% of the maximum output power.
Keywords :
CMOS analogue integrated circuits; circuit optimisation; network topology; power amplifiers; 0.25 micron; ADS lumped model; CMOS technology; circuit topology optimization; class-E switched mode power amplifiers; power control circuit; Batteries; CMOS technology; Circuits; High power amplifiers; Interference; Power amplifiers; Power control; Power generation; Switched-mode power supply; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, 2005. Proceedings. Fifth International Workshop on
Print_ISBN :
0-7695-2403-6
Type :
conf
DOI :
10.1109/IWSOC.2005.18
Filename :
1530921
Link To Document :
بازگشت