Title :
VLSI implementation of a wormhole router using virtual channels
Author :
Prakash, A.S. ; Ravikumar, C.P.
Author_Institution :
Cadence Design Syst. (India) Pvt. Ltd., Noida, India
Abstract :
Presents the VLSI design of a router chip which implements wormhole routing using virtual channels. The router chip is intended for high-speed interconnection networks in parallel processors, and is capable of handling any interconnection network which is achieved by providing the routing function as a RAM-based lookup table. The architectural description of the chip is provided. The behavioral description of the chip is made by using the Verilog HDL. Finally, the chip is implemented using the standard-cell design automation package, OASIS
Keywords :
VLSI; circuit layout CAD; hardware description languages; integrated logic circuits; multiprocessor interconnection networks; network routing; table lookup; OASIS; RAM-based lookup table; VLSI implementation; Verilog hardware description language; architectural description; behavioral description; high-speed interconnection networks; parallel processor; router chip; standard-cell design automation package; virtual channels; wormhole routing; Design automation; Distributed computing; Hardware design languages; Message passing; Multiprocessor interconnection networks; Packaging machines; Parallel processing; Read-write memory; Routing; Very large scale integration;
Conference_Titel :
TENCON '94. IEEE Region 10's Ninth Annual International Conference. Theme: Frontiers of Computer Technology. Proceedings of 1994
Print_ISBN :
0-7803-1862-5
DOI :
10.1109/TENCON.1994.369133