DocumentCode :
2390746
Title :
An acoustic echo canceller chip
Author :
Borhani, Mostafa ; Sedghi, Vafa
Author_Institution :
Soha Ind. Dev., Tehran, Iran
fYear :
2005
fDate :
20-24 July 2005
Firstpage :
193
Lastpage :
198
Abstract :
This paper has mentioned new algorithms in adaptive acoustic echo cancellation (AEC): subband adaptive filtering (SAF) and partitioned block Hartley domain adaptive filtering (PBHDAF). The computational complexity of these algorithms is less than their older partners with very fast convergence rate. We have proposed these algorithms for real time processing and we implement this system as acoustic echo canceller with very high speed integrated circuit hardware description language (VHDL). Also a block diagram for integrated implementation of this AEC is proposed that can be constructed in system on chip (SOC) or system in package (SIP) technologies.
Keywords :
acoustic signal processing; adaptive filters; echo suppression; hardware description languages; high-speed integrated circuits; system-on-chip; acoustic echo canceller chip; adaptive acoustic echo cancellation; partitioned block Hartley domain adaptive filtering; subband adaptive filtering; system in package technology; system on chip technology; very high speed integrated circuit hardware description language; Adaptive filters; Computational complexity; Convergence; Echo cancellers; Filtering algorithms; Hardware design languages; Partitioning algorithms; Real time systems; System-on-a-chip; Very high speed integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, 2005. Proceedings. Fifth International Workshop on
Print_ISBN :
0-7695-2403-6
Type :
conf
DOI :
10.1109/IWSOC.2005.36
Filename :
1530940
Link To Document :
بازگشت