• DocumentCode
    2391
  • Title

    PAQCS: Physical Design-Aware Fault-Tolerant Quantum Circuit Synthesis

  • Author

    Chia-Chun Lin ; Sur-Kolay, Susmita ; Jha, Niraj K.

  • Author_Institution
    Synopsys, Mountain View, CA, USA
  • Volume
    23
  • Issue
    7
  • fYear
    2015
  • fDate
    Jul-15
  • Firstpage
    1221
  • Lastpage
    1234
  • Abstract
    Quantum circuits consist of a cascade of quantum gates. In a physical design-unaware quantum logic circuit, a gate is assumed to operate on an arbitrary set of quantum bits (qubits), without considering the physical location of the qubits. However, in reality, physical qubits have to be placed on a grid. Each node of the grid represents a qubit. The grid implements the architecture of the quantum computer. A physical constraint often imposed is that quantum gates can only operate on adjacent qubits on the grid. Hence, a communication channel needs to be built if the qubits in the logical circuit are not adjacent. In this paper, we introduce a tool called the physical design-aware fault-tolerant quantum circuit synthesis (PAQCS). It contains two algorithms: one for physical qubit placement and another for routing of communications. With the help of these two algorithms, the overhead of converting a logical to a physical circuit is reduced by 30.1%, on an average, relative to previous work. The optimization algorithms in PAQCS are evaluated on circuits implemented using quantum operations supported by two different quantum physical machine descriptions and three quantum error-correcting codes. They reduce the number of primitive operations by 11.5%-68.6%, and the number of execution cycles by 16.9%-59.4%.
  • Keywords
    fault tolerance; logic circuits; logic design; quantum gates; PAQCS; adjacent qubits; communication channel; optimization algorithms; physical design-aware fault-tolerant quantum circuit synthesis; physical design-unaware quantum logic circuit; physical qubit placement; quantum bits; quantum computer; quantum error-correcting codes; quantum gates; quantum physical machine descriptions; Circuit synthesis; Communication channels; Computer architecture; Logic circuits; Logic gates; Quantum computing; Routing; Placement; quantum computing; quantum logic synthesis; routing;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2014.2337302
  • Filename
    6867398