DocumentCode :
2391333
Title :
Electrical packaging requirements of CMOS ULSI devices, and fundamental electrical performance limits of single chip packages
Author :
Wen, Yenting ; Senthinathan, Ramesh ; Valentine, Wendy ; Mahalingam, Mali
Author_Institution :
Adv. Interconnect Syst. Labs., Sector Technol. SPS, Tempe, AZ, USA
fYear :
1995
fDate :
21-24 May 1995
Firstpage :
600
Lastpage :
607
Abstract :
Due to low cost manufacturing and a well established infrastructure for large volume off-shore assembly, Single Chip Packages (SCPs) continue to be the work-horse packages for a wide range of present and future CMOS ULSI devices. To understand the overall collective chip-package electrical limits, one should first understand in detail the electrical requirements of the device that is going to be housed in that package. In this work a detailed methodology is developed to calculate the CMOS devices´ electrical packaging requirements. Several closed-form equations are derived for present and future CMOS ULSI devices. Both the speed constrained and current sink/source constrained drivers are considered. Based on these closed form equations,the electrical packaging requirements of CMOS ULSI devices can be generated
Keywords :
CMOS integrated circuits; ULSI; integrated circuit packaging; CMOS ULSI devices; current sinks; current sources; drivers; electrical packaging; single chip packages; speed; Assembly; Costs; Crosstalk; Delay; Electronics packaging; Equations; Inductance; Manufacturing; Pins; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 1995. Proceedings., 45th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-2736-5
Type :
conf
DOI :
10.1109/ECTC.1995.515344
Filename :
515344
Link To Document :
بازگشت