DocumentCode :
2391414
Title :
Development of high density memory IC package by stacking IC chips
Author :
Nakanishi, Hiroyuki ; Maruyama, Tomoyo ; Miyata, Koji ; Ishio, Toshiya ; Sota, Yoshiki ; Narai, A. ; Fukunaga, Satoru ; Toyosawa, Kenji ; Fujita, Kazuya ; Kada, Morihiro
Author_Institution :
Sharp Corp., Tenri, Japan
fYear :
1995
fDate :
21-24 May 1995
Firstpage :
634
Lastpage :
640
Abstract :
A stacked chip package in which two memory chips are stacked with no increase in package thickness has been developed. The majority of its material composition is nearly identical to that used for conventional TSOP packages. Chips are mounted on the top and bottom sides of a die pad. This arrangement keeps the assembly process from becoming too complex and allows full use of existing manufacturing facilities. Cracking of the passivation was avoided by coating the chip surface with a polyimide film and using a buffer on the jig. Package quality was maintained even if the jig buffer contacted the chip surface with a polyimide during the die and wire bonding processes. The overall package reliability is equivalent to that of conventional TSOPs
Keywords :
integrated circuit manufacture; integrated circuit packaging; integrated memory circuits; lead bonding; passivation; polymer films; protective coatings; IC chip stacking; assembly process; chip surface coating; high density memory IC package; jig buffer; package reliability; passivation cracking prevention; polyimide film; Assembly; Coatings; Composite materials; Integrated circuit packaging; Maintenance; Passivation; Polyimides; Production facilities; Stacking; Surface cracks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 1995. Proceedings., 45th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-2736-5
Type :
conf
DOI :
10.1109/ECTC.1995.515349
Filename :
515349
Link To Document :
بازگشت