DocumentCode :
2391430
Title :
Placement of logic schematics and topological via minimization
Author :
Abdullah, Ahsan
Author_Institution :
Nat. Univ. of Sciences & Technol., Rawalpindi, Pakistan
fYear :
1994
fDate :
22-26 Aug 1994
Firstpage :
933
Abstract :
Traditionally placement and via minimization are considered separately, with via minimization following placement. We integrate the two problems, and propose a new objective function for the placement of logic schematics, i.e. topological via minimization. We use a graph theoretic approach and present an algorithm of time complexity O(kn3) for arbitrary schematics, here k is the fan-in/fan-out of the schematic. For a schematic consisting of a union of zero or more Cn, Pr and Kp,q we present an optimal algorithm of time complexity O(n) for sparse schematics and O(n3 ) for dense schematics
Keywords :
computational complexity; graph theory; minimisation of switching nets; arbitrary schematics; dense schematics; fan-in/fan-out; graph theoretic approach; logic schematics placement; objective function; sparse schematics; time complexity; topological via minimization; Bipartite graph; Logic; Minimization methods; Polynomials; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON '94. IEEE Region 10's Ninth Annual International Conference. Theme: Frontiers of Computer Technology. Proceedings of 1994
Print_ISBN :
0-7803-1862-5
Type :
conf
DOI :
10.1109/TENCON.1994.369174
Filename :
369174
Link To Document :
بازگشت