Title :
Development of GE´s plastic thin-zero outline package (TZOP) technology
Author :
Forman, G.A. ; Fillion, R.A. ; Kolc, R.F. ; Wojnarowski, R.J. ; Rose, J.W.
Author_Institution :
Corp. Res. & Dev., Gen. Electr. Co., Schenectady, NY, USA
Abstract :
One of the major obstacles impeding the wide spread use of multichip technology in the commercial electronics industries is the procurement and yield of bare chips. This area includes the reluctance of IC manufactures to supply bare chips due to the lack of standards, the difficulties associated with testing bare chips and their lack of confidence in the abilities of the MCM fabricators to assemble bare chips into MCMs without damaging good parts. Another aspect of die procurement is that bare chips are not generally available in TAB or flip-chip solder bump configurations. A highly flexible multichip interconnect approach has been developed with un-matched performance advantages that will be applicable to a wide range of commercial applications. Quick turn prototyping is made easy with maskless processing, electronic data entry, and integrated CAD CAM environment from customers, to engineering, to procurement and to manufacturing. This technology provides the highest density electronic packaging with its edge to edge chip spacing, its top mounted component capability and its 3D stacking and substrate thinning options. The basic electronic interconnection technology involves: plastic encapsulated single or multichip modules; flexible, conformable multichip on flex assemblies; non-planar single or multichip modules molded into conformal surfaces; and ball grid array MCM assemblies. These interconnect structures will be applied to digital, RF, analog, power conversion and mixed mode circuits
Keywords :
integrated circuit interconnections; integrated circuit packaging; microassembling; multichip modules; plastic packaging; polymer films; 3D stacking; BGA; TZOP technology; ball grid array MCM assemblies; chip-on-flex technology; conformable multichip on flex assemblies; die procurement; direct die attach; high density electronic packaging; multichip interconnect method; multichip modules; plastic encapsulated; plastic thin-zero outline package; prefabricated flex circuits; substrate thinning; top mounted component capability; Assembly; Components, packaging, and manufacturing technology; Computer aided manufacturing; Electronics industry; Electronics packaging; Impedance; Integrated circuit interconnections; Multichip modules; Plastic packaging; Procurement;
Conference_Titel :
Electronic Components and Technology Conference, 1995. Proceedings., 45th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-2736-5
DOI :
10.1109/ECTC.1995.515353