DocumentCode :
2392358
Title :
Exploring Virtual-Channel architecture in FPGA based Networks-on-Chip
Author :
Lu, Ye ; McCanny, John ; Sezer, Sakir
Author_Institution :
ECIT, Queen´´s Univ. of Belfast, Belfast, UK
fYear :
2011
fDate :
26-28 Sept. 2011
Firstpage :
302
Lastpage :
307
Abstract :
A novel Networks-on-Chip (NoC) router architecture specified for FPGA based implementation with configurable Virtual-Channel (VC) is presented. Each pipeline stage of the proposed architecture has been optimized so that low packet propagation latency and reduced hardware overhead can be achieved. The proposed architecture enables high performance and cost effective VC NoC based on-chip system interconnects to be deployed on FPGA.
Keywords :
field programmable gate arrays; network routing; network-on-chip; FPGA; networks-on-chip; router architecture; virtual-channel architecture; Application specific integrated circuits; Computer architecture; Field programmable gate arrays; Hardware; Pipelines; Resource management; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2011 IEEE International
Conference_Location :
Taipei
ISSN :
2164-1676
Print_ISBN :
978-1-4577-1616-4
Electronic_ISBN :
2164-1676
Type :
conf
DOI :
10.1109/SOCC.2011.6085089
Filename :
6085089
Link To Document :
بازگشت