DocumentCode :
2392549
Title :
Low power 120 KSPS 12bit SAR ADC with a novel switch control method for internal CDAC
Author :
Dey, Abhisek ; Bhattacharyya, Tarun Kanti
Author_Institution :
Dept. of E & ECE, Indian Inst. of Technol., Kharagpur, India
fYear :
2011
fDate :
26-28 Sept. 2011
Firstpage :
76
Lastpage :
80
Abstract :
A low power 1.3V 12bit successive approximation register analog-to-digital converter (SAR ADC) is presented for MEMS and biomedical applications. In the DAC of this ADC, a new switch control technique has been proposed to make the ADC more energy as well as area efficient. Besides, a very high resolution, low offset CMOS comparator is designed for the satisfactory operation of the ADC. The complete ADC has been implemented using UMC 0.18μm RF/CMOS process with 1.8V supply voltage and 1.3V reference voltage for the DAC. Its performance has been verified by spectre simulation. The ADC achieved a sampling rate of 120KSPS and a power consumption of 3mW at 1.8V supply voltage. Its DNL and INL are 0.68LSB and 0.7LSB respectively.
Keywords :
analogue-digital conversion; low-power electronics; CMOS comparator; MEMS; analog-to-digital converter; biomedical application; internal CDAC; power 3 mW; reference voltage; spectre simulation; successive approximation register; switch control method; voltage 1.3 V; voltage 1.8 V; Approximation methods; Arrays; Capacitors; Clocks; Registers; Switches; ADC; Successive Approximation Register; switched-capacitor array;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2011 IEEE International
Conference_Location :
Taipei
ISSN :
2164-1676
Print_ISBN :
978-1-4577-1616-4
Electronic_ISBN :
2164-1676
Type :
conf
DOI :
10.1109/SOCC.2011.6085099
Filename :
6085099
Link To Document :
بازگشت