DocumentCode :
2392887
Title :
Instruction set customization for area-constrained FPGA designs
Author :
Prakash, Alok ; Lam, Siew-Kei ; Clarke, Christopher T. ; Srikanthan, Thambipillai
Author_Institution :
Sch. of Comput. Eng., NTU, Singapore, Singapore
fYear :
2011
fDate :
26-28 Sept. 2011
Firstpage :
329
Lastpage :
334
Abstract :
Custom instructions are commonly used to meet the strict design constraints in high performance systems. This paper extends the application space of our previously proposed FPGA-aware custom instruction enumeration and selection technique for area-constrained designs that maximizes the logic utilization of the available FPGA space. Results indicate a factor of 4 improvement in cycle savings over conventional selection techniques and an average runtime reduction of over 31% and 50% in the enumeration and selection phases respectively.
Keywords :
field programmable gate arrays; instruction sets; FPGA-aware custom instruction enumeration; FPGA-aware selection technique; area-constrained FPGA design; enumeration phase; field programmable gate array; instruction set customization; selection phase; Field programmable gate arrays; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2011 IEEE International
Conference_Location :
Taipei
ISSN :
2164-1676
Print_ISBN :
978-1-4577-1616-4
Electronic_ISBN :
2164-1676
Type :
conf
DOI :
10.1109/SOCC.2011.6085114
Filename :
6085114
Link To Document :
بازگشت