DocumentCode :
2393213
Title :
Efficient and flexible simulation of phase locked loops, part I: Simulator design
Author :
Abramovitch, Daniel Y.
Author_Institution :
Nanotechnol. Group at Agilent Labs., Santa Clara, CA
fYear :
2008
fDate :
11-13 June 2008
Firstpage :
4672
Lastpage :
4677
Abstract :
Although phase-locked loops (PLLs) are arguably the most ubiquitous control loop designed by humans, system theory analysis seems to lag behind the practice of implementation. In particular, full simulation of PLLs is rare. This paper will explain the reasons for this and offer an efficient and flexible simulator for PLLs. This part presents the simulator requirements and design. Part II presents post processing methods and shows a design example.
Keywords :
phase locked loops; phase locked loops; simulator design; ubiquitous control loop; Analytical models; Bandwidth; Baseband; Clocks; Detectors; Frequency; Phase detection; Phase locked loops; Phase modulation; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
American Control Conference, 2008
Conference_Location :
Seattle, WA
ISSN :
0743-1619
Print_ISBN :
978-1-4244-2078-0
Electronic_ISBN :
0743-1619
Type :
conf
DOI :
10.1109/ACC.2008.4587232
Filename :
4587232
Link To Document :
بازگشت