DocumentCode :
2393281
Title :
On-demand memory sub-system for multi-core SoCs
Author :
Huang, Po-Tsang ; Chang, Yung ; Hwang, Wei
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2011
fDate :
26-28 Sept. 2011
Firstpage :
122
Lastpage :
127
Abstract :
For heterogeneous multi-core SoCs, the increasing demand of the memory capacity and bandwidth becomes a critical design challenge. In this paper, an on-demand memory sub-system is presented to efficiently control the memory access and memory resource allocation using adaptively allocated cache memory. The proposed adaptively allocated cache memory can dynamically assign a variable number of SRAM banks for process elements (PEs) to optimize the utilization of the centralized on-chip cache. In a wireless video entertainment system, a 7.13% execution time reduction and 10.53% energy reduction of memories can be achieved using the adaptively allocated cache memory.
Keywords :
SRAM chips; cache storage; multimedia communication; multiprocessing systems; resource allocation; system-on-chip; video communication; Department; SRAM banks; adaptively allocated cache memory; centralized on-chip cache; execution time reduction; heterogeneous multicore SoC; memory access control; memory bandwidth; memory capacity; memory energy reduction; memory resource allocation; on-demand memory sub-system; process elements; wireless video entertainment system; Dynamic scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2011 IEEE International
Conference_Location :
Taipei
ISSN :
2164-1676
Print_ISBN :
978-1-4577-1616-4
Electronic_ISBN :
2164-1676
Type :
conf
DOI :
10.1109/SOCC.2011.6085132
Filename :
6085132
Link To Document :
بازگشت