DocumentCode :
2394021
Title :
Comparison of Replica Bitline Technique and Chain Delay Technique as Read Timing Control for Low-Power Asynchronous SRAM
Author :
Arandilla, Christiensen D C ; Madamba, Joy Alinda R
Author_Institution :
Electr. & Electron. Eng. Inst., Univ. of the Philippines - Diliman, Diliman, Philippines
fYear :
2011
fDate :
24-26 May 2011
Firstpage :
275
Lastpage :
278
Abstract :
Two 8kbit SRAMs, one using a replica technique and the other using an inverter chain delay as timing control for word line and sense amplifiers, are simulated in 90nm CMOS technology. The stability of both SRAMs against process variations and operating conditions are compared. Results show that the bit line swing is more stable against process variations and operating conditions for the replica bit line based design. However, for the sense timing, no significant advantage is observed for the replicabitline based design due to the size of the bit line. The replicabitline technique can have significant advantage against inverter chain delay for large bit line heights.
Keywords :
SRAM chips; asynchronous circuits; logic design; logic gates; low-power electronics; replica techniques; CMOS technology; inverter chain delay technique; low-power asynchronous SRAM; process variations; read timing control; replica bitline swing; replica bitline technique; size 90 nm; Arrays; Capacitance; Decoding; Delay; Inverters; Random access memory; SRAM; inverter chain; low power; process variation; replica bitline; sense amplifier; timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Modelling Symposium (AMS), 2011 Fifth Asia
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4577-0193-1
Type :
conf
DOI :
10.1109/AMS.2011.58
Filename :
5961305
Link To Document :
بازگشت