Title : 
The Epsilon-2 hybrid dataflow architecture
         
        
            Author : 
Grafe, V.G. ; Hoch, J.E.
         
        
            Author_Institution : 
Sandia Nat. Lab., Albuquerque, NM, USA
         
        
        
            fDate : 
Feb. 26 1990-March 2 1990
         
        
        
        
            Abstract : 
Epsilon-2 is a general parallel computer architecture that combines the fine-grain parallelism of dataflow computing with the sequential efficiency common to von Neumann computing. Instruction-level synchronization, single-cycle context switches, and reduced-instruction-set-computer-like sequential efficiency are all supported in Epsilon-2. Epsilon-2 is based on an intrinsically parallel computation model. The instruction scheduling model of Epsilon-2 is a generalization of both the von Neumann and dataflow models. The storage model of Epsilon-2 is a parallel generalization of a traditional stack-based storage model. The system is built around a module consisting of a processor board and structure memory board, connected by a four-by-four crossbar, an input/output port, and the global interconnect. In this way, each additional unit of processing brings with it a unit of structure memory, a unit of I/O bandwidth, and a unit of global interconnect bandwidth. A sample code is presented in detail, and the progress of the physical implementation discussed.<>
         
        
            Keywords : 
parallel architectures; Epsilon-2 hybrid dataflow architecture; I/O bandwidth; dataflow computing; fine-grain parallelism; four-by-four crossbar; global interconnect bandwidth; input/output port; instruction level synchronization; instruction scheduling model; parallel computation model; parallel computer architecture; processor board; reduced-instruction-set-computer-like sequential efficiency; sequential efficiency; single-cycle context switches; stack-based storage model; structure memory; structure memory board; von Neumann computing; Computational modeling; Computer aided instruction; Computer architecture; Concurrent computing; Context modeling; Laboratories; Parallel processing; Physics computing; Processor scheduling; Scalability;
         
        
        
        
            Conference_Titel : 
Compcon Spring '90. Intellectual Leverage. Digest of Papers. Thirty-Fifth IEEE Computer Society International Conference.
         
        
            Conference_Location : 
San Francisco, CA, USA
         
        
            Print_ISBN : 
0-8186-2028-5
         
        
        
            DOI : 
10.1109/CMPCON.1990.63658