DocumentCode :
2394614
Title :
MOS-bounded diodes for on-chip ESD protection in a 0.15-μm shallow-trench-isolation salicided CMOS process
Author :
Ker, Ming-Dou ; Lin, Kun-Hsien ; Chuang, Che-Hao
Author_Institution :
Inst. of Electron., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
fYear :
2003
fDate :
6-8 Oct. 2003
Firstpage :
84
Lastpage :
87
Abstract :
Novel diode structures without the shallow trench isolation (STI) across the p/n junction for ESD protection in a 0.15-μm CMOS process are proposed. A NMOS (PMOS) is especially inserted into the diode structure to form the NMOS-bounded (PMOS-bounded) diode, which is used to block the STI isolation across the p/n junction in the diode structure. Without the STI boundary across the p/n junction of diode structure, the proposed PMOS-bounded and NMOS-bounded diodes can provide more effective protection to the internal circuits, as compared to the other diode structures under reverse-biased condition. Such PMOS-bounded and NMOS-bounded diodes are fully process-compatible to general CMOS processes without additional process modification or mask layers.
Keywords :
CMOS integrated circuits; MIS devices; electrostatic discharge; isolation technology; p-n junctions; semiconductor diodes; 0.15 micron; MOS-bounded diodes; NMOS-bounded diode; NMOS-bounded diodes; PMOS-bounded diodes; STI isolation; diode structures; internal circuits; mask layers; on-chip ESD protection; p/n junction; shallow trench isolation salicided CMOS process; CMOS integrated circuits; CMOS process; CMOS technology; Clamps; Diodes; Electrostatic discharge; MOS devices; Protection; Robustness; Variable structure systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems, and Applications, 2003 International Symposium on
ISSN :
1524-766X
Print_ISBN :
0-7803-7765-6
Type :
conf
DOI :
10.1109/VTSA.2003.1252558
Filename :
1252558
Link To Document :
بازگشت