DocumentCode :
2395524
Title :
Low Power Cache Architecture
Author :
Nakkar, Mouna ; Ahmed, Nadia
Author_Institution :
Electrical/Electronics & Comput. Eng., Sharjah Univ.
fYear :
2006
fDate :
Dec. 2006
Firstpage :
1
Lastpage :
4
Abstract :
Power consumption is becoming a pressing issue in microprocessor design. Caches usually consume large part of the total power consumption of the chip. This paper introduces a novel low power cache architecture which is based on separating the in-coming cache data. Data is separated in two different banks: bank1 that mostly contains 1s data and bank0 that mostly contains 0s data. This separation in part reduces transistor switching activity inside the on-chip cache and hence dynamic power consumption. This papers shows up to 35% reduction for small sized cache of 1K and 9% for typical sized caches of 32K
Keywords :
cache storage; low-power electronics; memory architecture; microprocessor chips; power consumption; 0s data; 1s data; bank0; bank1; in-coming cache data; low power cache architecture; microprocessor design; on-chip cache; power consumption; transistor switching; Application software; Computer architecture; Design engineering; Energy consumption; Linear predictive coding; Microprocessors; Power engineering computing; Real time systems; System-on-a-chip; Time sharing computer systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, The 6th International Workshop on
Conference_Location :
Cairo
Print_ISBN :
1-4244-0898-9
Type :
conf
DOI :
10.1109/IWSOC.2006.348253
Filename :
4155249
Link To Document :
بازگشت