DocumentCode :
2395649
Title :
Fragmentation Aware Placement in Reconfigurable Devices
Author :
ElFarag, Ahmed Abou ; El-Boghdadi, Hatemn M. ; Shaheen, Samir I.
Author_Institution :
Dept. of Comput. Eng., Cairo Univ., Giza
fYear :
2006
fDate :
Dec. 2006
Firstpage :
37
Lastpage :
44
Abstract :
Partially reconfigurable field-programmable gate arrays (FPGAs) allow parts of the chip to be configured at runtime where each part could hold an independent task. Online placements of these tasks result in area fragmentation leading to a poor utilization of chip resources. In this paper, we propose a new metric for measuring area fragmentation. The new fragmentation metric gives an indication to the continuity of the occupied (or free) space and not the amount of occupied space. We show how this metric can be extended for multidimensional structures. We also show how this metric can be computed efficiently at run time. Next we use this measure during online placement of tasks on FPGAs, such that the chip fragmentation is reduced. Our results show improvement of chip utilization when using this fragmentation aware placement method over other placement methods with well known bottom left first fit, and best fit placement strategies
Keywords :
field programmable gate arrays; logic design; reconfigurable architectures; FPGA; best fit placement strategy; bottom left first fit strategy; chip fragmentation; fragmentation aware placement; multidimensional structures; reconfigurable devices; reconfigurable field-programmable gate arrays; task online placement; Application software; Area measurement; Compaction; Extraterrestrial measurements; Fabrics; Field programmable gate arrays; Real time systems; Runtime; Semiconductor device measurement; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, The 6th International Workshop on
Conference_Location :
Cairo
Print_ISBN :
1-4244-0898-9
Type :
conf
DOI :
10.1109/IWSOC.2006.348261
Filename :
4155257
Link To Document :
بازگشت