DocumentCode :
2395945
Title :
A Novel Scheduling methodology for ASIC Design
Author :
Lin, Chi-Ho ; Kim, Jin-Chun
Author_Institution :
Sch. of Comput. Sci., Semyung Univ., Jecheon
fYear :
2006
fDate :
Dec. 2006
Firstpage :
131
Lastpage :
134
Abstract :
This paper presents a new VHDL intermediate format CDFG (control data flow graph) and a minimal hardware resource scheduling algorithm for ASIC design automation. The intermediate format, CDFG represents the constraints which limit hardware design such as conditional branch, sequential operation and time constraints. The proposed scheduling algorithm could handle the conditional branches effectively and could check the timing constraints efficiently. It minimizes the total operating time by reducing the number of the constraints as maximal as possible, determining the number of control steps in minimum bound. The effectiveness of the proposed algorithm has been proven by the experiment with the benchmark examples
Keywords :
application specific integrated circuits; electronic design automation; hardware description languages; scheduling; ASIC design; VHDL intermediate format; control data flow graph; hardware design constraints; minimal hardware resources; scheduling methodology; timing constraints; Algorithm design and analysis; Application specific integrated circuits; Costs; Design methodology; Hardware; High level synthesis; Processor scheduling; Registers; Scheduling algorithm; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, The 6th International Workshop on
Conference_Location :
Cairo
Print_ISBN :
1-4244-0898-9
Type :
conf
DOI :
10.1109/IWSOC.2006.348222
Filename :
4155275
Link To Document :
بازگشت