DocumentCode :
2397289
Title :
Optimal switching networks for WSI architectures with fault tolerant path routing
Author :
Liu, T. ; Lombardi, F.
Author_Institution :
Dept. of Comput. Sci., Texas A&M Univ., College Station, TX, USA
fYear :
1995
fDate :
18-20 Jan 1995
Firstpage :
153
Lastpage :
162
Abstract :
This paper presents an approach for designing fault-tolerant routers for signal distribution by redundant path routing in wafer scale integration (WSI) architectures. The conditions by which a router can be designed using spare lines (tracks) such that the probability of successfully routing all input lines in the prescribed order and in the presence of faults in switches can be optimized (optimality), are proved using a probabilistic analysis. An algorithm which determines the placement of the switches in the router to satisfy the optimality conditions is presented
Keywords :
fault tolerant computing; network routing; parallel architectures; redundancy; switching networks; wafer-scale integration; WSI architectures; algorithm; fault tolerant path routing; optimality; probabilistic analysis; redundancy; signal distribution; spare lines; switching networks; tracks; wafer scale integration; Application specific processors; Computer aided manufacturing; Computer architecture; Computer science; Fault tolerance; Routing; Signal design; Switches; Topology; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wafer Scale Integration, 1995. Proceedings., Seventh Annual IEEE International Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-7803-2467-6
Type :
conf
DOI :
10.1109/ICWSI.1995.515449
Filename :
515449
Link To Document :
بازگشت