DocumentCode :
2398186
Title :
SLOCOP-II: Improved accuracy and efficiency in Timing Verification, based on logic functionality and MOS circuit hierarchy
Author :
Johannes, P. ; Das, P. ; Claesen, L. ; De Man, H.
Author_Institution :
IMEC, Leuven, Belgium
fYear :
1989
fDate :
20-22 Sept. 1989
Firstpage :
248
Lastpage :
251
Abstract :
The new SLOCOP-II timing verifier for MOSVLSI circuits is presented. Existing timing verifiers do not take into account the logic functionality and can give rue to serious overestimates for the circuit delays. In SLOCOP-II new false path avoidance algorithms have been implemented taking into account the logic functionality of the circuits. For the purpose of generality new methods for event determination have been developed and are presented in this paper. The circuit hierarchy is exploited in order to allow for faster evaluations. Timing verification results are given for instances of the parameterized modules in the CATHEDRAL-II library.
Keywords :
MOS logic circuits; VLSI; delay circuits; timing circuits; CATHEDRAL-II library; MOS circuit hierarchy; MOSVLSI circuits; SLOCOP-II; circuit delays; false path avoidance; logic functionality; parameterized modules; timing verification; Circuit simulation; Delay effects; Digital systems; Logic circuits; Multiplexing; Pattern matching; Propagation delay; Software libraries; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1989. ESSCIRC '89. Proceedings of the 15th European
Conference_Location :
Vienna
Print_ISBN :
3-85403-101-7
Type :
conf
DOI :
10.1109/ESSCIRC.1989.5468072
Filename :
5468072
Link To Document :
بازگشت