DocumentCode :
2398989
Title :
Real-time VLSI compression for high-speed wireless local area networks
Author :
Jung, Bongjin ; Burleson, Wayne P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
fYear :
1995
fDate :
28-30 Mar 1995
Firstpage :
431
Abstract :
Summary form only presented; substantially as follows. Presents a new compact, power-efficient, and scalable VLSI array for the first Lempel-Ziv (LZ) algorithm to be used in high-speed wireless data communication systems. Lossless data compression can be used to inexpensively halve the amount of data to be transmitted, thus improving the effective bandwidth of the communication channel and in turn, the overall network performance. For wireless networks, the data rate and latency requirement are appropriate for a dedicated VLSI implementation of LZ compression. The nature of wireless networks requires that any additional VLSI hardware also be small, low-power and inexpensive. The architecture uses a novel custom systolic array and a simple dictionary FIFO which is implemented using conventional SRAM. The architecture consists of M simple processing elements where M is the maximum length of the string to be replaced with a codeword, which for practical LAN applications, can range from 16 to 32. The systolic cell has been optimized to remove any superfluous state information or logic, thus making it completely dedicated to the task of LZ compression. A prototype chip has been implemented using 2 μs CMOS technology. Using M=32, and assuming a 2:1 compression ratio, the system can process approximately 90 Mbps with a 100 MHz clock rate
Keywords :
CMOS digital integrated circuits; VLSI; application specific integrated circuits; data compression; digital signal processing chips; real-time systems; systolic arrays; transceivers; wireless LAN; 100 MHz; 2 μs CMOS technology; 2 micron; 90 Mbit/s; SRAM; VLSI array; codeword; custom systolic array; data rate; dictionary FIFO; effective bandwidth; first Lempel-Ziv algorithm; high-speed wireless local area networks; latency requirement; lossless data compression; network performance; prototype chip; real-time VLSI compression; state information; systolic cell; wireless data communication; Bandwidth; CMOS technology; Communication channels; Data communication; Data compression; Performance loss; Propagation losses; Very large scale integration; Wireless communication; Wireless networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Data Compression Conference, 1995. DCC '95. Proceedings
Conference_Location :
Snowbird, UT
ISSN :
1068-0314
Print_ISBN :
0-8186-7012-6
Type :
conf
DOI :
10.1109/DCC.1995.515541
Filename :
515541
Link To Document :
بازگشت