DocumentCode :
2399071
Title :
A 16Mbit DRAM Test Device
Author :
Raab, W. ; Beurer, M. ; Eichfeld, H. ; Geib, H. ; Gleis, D. ; Künemund, T. ; Lau, K. ; Lustig, B. ; Mattes, H. ; Peisl, M. ; Tielert, R.
fYear :
1989
fDate :
20-22 Sept. 1989
Firstpage :
168
Lastpage :
171
Abstract :
A test device used for the development of a 16Mbit DRAM is described. It allows to compare different architectural options on one chip, such as different numbers of cells per bitline, or different ways to use second aluminum in pitch circuits and periphery efficiently. On-chip voltage reduction circuits are explained and simulation waveforms are shown. An accurate simulation model for the operating conditions of the sense amplifiers has been developed. Optimization of the driver circuit as well as reduction of the driveline resistance are necessary. The second stage sensing is discussed in conjunction with a new wordline test mode, which permits the test of up to all bits along a wordline in parallel. With this innovation wordline test modes in product DRAMs are no longer a privilege for designs with global bitlines.
Keywords :
DRAM chips; aluminium; amplifiers; driver circuits; optimisation; Al; DRAM test device; driveline resistance; driver circuit; innovation wordline test modes; on-chip voltage reduction circuits; optimization; pitch circuits; second aluminum; sense amplifiers; storage capacity 16 Mbit; Aluminum; Circuit simulation; Circuit testing; Costs; Driver circuits; Product design; Random access memory; Research and development; Semiconductor device testing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1989. ESSCIRC '89. Proceedings of the 15th European
Conference_Location :
Vienna
Print_ISBN :
3-85403-101-7
Type :
conf
DOI :
10.1109/ESSCIRC.1989.5468122
Filename :
5468122
Link To Document :
بازگشت