Title :
Design and Evaluation of an Integrated Digital-Analogue Filter Converter
Author :
Vital, J. ; Franca, J.E. ; Maloberti, F.
Author_Institution :
Dept. de Eng. Electrotec. e de Comput., Univ. Tec. de Lisboa, Lisbon, Portugal
Abstract :
This paper describes the design, integrated circuit implementation, and experimental evaluation of a novel building block that realizes the combined operations of digital-analogue conversion and FIR filtering (DAFIC). To maximize the advantages of both digital and analogue techniques, the circuit comprises a 4-stage digital delay line providing the input to 4 8-bit algorithmic digital-analogue converters whose gains are weighted according to the coefficients of an FIR filtering function. The circuit was implemented using a 3μm Single-Metal/Double-Poly CMOS process. Experimental results obtained from prototype chips are in good agreement with the expected theoretical behaviour of this novel building block.
Keywords :
CMOS integrated circuits; FIR filters; active filters; digital-analogue conversion; integrated circuit design; mixed analogue-digital integrated circuits; DAFIC; FIR filter; algorithmic digital-analogue converter; digital delay line; digital-analogue conversion; integrated digital-analogue filter converter; single-metal/double-poly CMOS process; size 3 mum; CMOS process; Circuits; Delay lines; Digital filters; Digital-analog conversion; Filtering; Finite impulse response filter; Signal processing algorithms; Silicon; Voltage;
Conference_Titel :
Solid-State Circuits Conference, 1989. ESSCIRC '89. Proceedings of the 15th European
Conference_Location :
Vienna
Print_ISBN :
3-85403-101-7
DOI :
10.1109/ESSCIRC.1989.5468163