DocumentCode :
2399889
Title :
A High Speed Analog Data Multichannel Acquisition System
Author :
Möschen, J. ; Caldwell, A. ; Hervas, L. ; Hosticka, B. ; Kötz, U. ; Sippach, B.
Author_Institution :
Fraunhofer Inst. of Microelectron. Circuits & Syst., Duisburg, Germany
fYear :
1989
fDate :
20-22 Sept. 1989
Firstpage :
96
Lastpage :
99
Abstract :
We present an analog data multichannel acquisition system based on two different VLSI CMOS chips, which is used for high speed event acquisition tasks. Although using only one low speed ADC the system offers the capability to process events of twelve analog channels with a maximum sampling frequency of 18 MHz. The cascadable custom chips include analog pipelines with a storage depth of 58 samples, analog buffer memories for events containing up to eight samples and an analog multiplexer for twelve event channels and additional thirteen DC channels. In the paper the chips and system architecture will be discussed and measurements from integrated prototypes will be given.
Keywords :
CMOS analogue integrated circuits; VLSI; analogue-digital conversion; buffer circuits; microprocessor chips; VLSI CMOS chips; analog buffer memories; analog multiplexer; analog pipelines; cascadable custom chips; high speed analog data multichannel acquisition; high speed event acquisition tasks; low speed ADC; Buffer storage; Capacitors; Clocks; Costs; Frequency; Multiplexing; Pipelines; Sampling methods; Semiconductor device measurement; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1989. ESSCIRC '89. Proceedings of the 15th European
Conference_Location :
Vienna
Print_ISBN :
3-85403-101-7
Type :
conf
DOI :
10.1109/ESSCIRC.1989.5468170
Filename :
5468170
Link To Document :
بازگشت