Title :
A 622Mbps 8??8 ATM Switch Chip Set with Shared Multi-Buffer Architecture
Author :
Kondoh, H. ; Notani, H. ; Yamanaka, H. ; Higashitani, K. ; Saito, H. ; Hayashi, I. ; Kohama, S. ; Matsuda, Y. ; Oshima, K. ; Nakaya, M.
Author_Institution :
LSI Lab., Mitsubishi Electr. Corp., Itami, Japan
Abstract :
An ATM (Asynchronous Transfer Mode) switch chip set utilizing the Shared Multi-Buffer architecture is described. While keeping the high buffer utilization efficiency, required access time for the buffer is greatly reduced compared with the conventional shared buffer type switches. This feature enables the high speed operation of the switch. Four Aligner-LSI´s, bit sliced nine Buffer-Switch-LSI´s and one Control-LSI construct a 622Mbps 8×8 ATM switch system operating at 78MHz. Using the time sharing method, 622Mbps and 155Mbps channels can be exchanged at a time.
Keywords :
asynchronous transfer mode; buffer circuits; large scale integration; ATM switch chip set; LSI; asynchronous transfer mode; shared multibuffer architecture; Asynchronous transfer mode; BiCMOS integrated circuits; Buffer storage; CMOS technology; Clocks; Communication switching; Laboratories; Large scale integration; Phase locked loops; Switches;
Conference_Titel :
Solid-State Circuits Conference, 1992. ESSCIRC '92. Eighteenth European
Conference_Location :
Copenhagen
Print_ISBN :
87-984232-0-7
DOI :
10.1109/ESSCIRC.1992.5468236