Title :
Distributed synchronous clocking
Author :
Pratt, Gill A. ; Nguyen, John
Author_Institution :
Comput. Sci. Lab., MIT, Cambridge, MA, USA
Abstract :
It is difficult to distribute a well aligned hardware clock throughout the physical extent of a synchronous processor. In this paper, we present an alternative approach-Distributed Synchronous Clocking-that maintains the simplicity of synchronous operation without suffering the drawbacks of centralized clocking. A network of independent oscillators takes the place of the centralized clock source, providing separate clock signals to the physically distant parts of a computing system. A distributed error correction algorithm effects global phase alignment by utilizing local comparisons of neighboring oscillator phase. In contrast to centralized clock distribution, distributed synchronous clocking has the inherent potential for complete scalability and graceful degradation. However, because oscillator phase is a modular quantity, a naive implementation of distributed synchronous clocking can suffer from mode-lock-the trapping of local oscillator phase in undesirable stable equilibria where global phase is not aligned. We present a simple method for eliminating this problem in k-ary Cartesian meshes and show an electronic implementation with good performance
Keywords :
clocks; digital systems; error correction; graph theory; phase locked loops; synchronisation; timing; clock signals; distributed error correction algorithm; distributed synchronous clocking; global phase alignment; hardware clock; k-ary Cartesian meshes; mode lock; scalability; synchronous processor; Clocks; Computer networks; Digital systems; Distributed computing; Frequency synchronization; Hardware; Laboratories; Local oscillators; Robustness; Scalability;
Conference_Titel :
Advanced Research in VLSI, 1995. Proceedings., Sixteenth Conference on
Conference_Location :
Chapel Hill, NC
Print_ISBN :
0-8186-7074-9
DOI :
10.1109/ARVLSI.1995.515629