DocumentCode :
2404154
Title :
An evaluation of bipartitioning techniques
Author :
Hauck, Scott ; Borriello, Gaetano
Author_Institution :
Dept. of Comput. Sci. & Eng., Washington Univ., Seattle, WA, USA
fYear :
1995
fDate :
27-29 Mar 1995
Firstpage :
383
Lastpage :
402
Abstract :
Logic partitioning is an important issue in VLSI CAD, and has been an active area of research for at least the last 25 years. Numerous approaches have been developed and many different techniques have been combined for a wide range of applications. In this paper, we examine many of the existing techniques for logic bipartitioning and present a methodology for determining the best mix of approaches. The result is a novel bipartitioning algorithm that includes both new and pre-existing techniques. Our algorithm produces results that are at least 17% better than the state-of-the-art while also being efficient in run time
Keywords :
VLSI; circuit CAD; integrated circuit design; logic CAD; logic partitioning; VLSI CAD; bipartitioning techniques; logic partitioning; Algorithm design and analysis; Circuits; Computer science; Logic design; Optimization methods; Partitioning algorithms; Prototypes; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in VLSI, 1995. Proceedings., Sixteenth Conference on
Conference_Location :
Chapel Hill, NC
Print_ISBN :
0-8186-7074-9
Type :
conf
DOI :
10.1109/ARVLSI.1995.515634
Filename :
515634
Link To Document :
بازگشت