Title :
Performance assessment of scaled strained-Si channel-on-insulator (SSOI) CMOS
Author :
Kim, Keunwoo ; Chuang, Ching-Te ; Rim, Kern ; Joshi, Rajiv V.
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
Strained-Si channel devices have recently become of interest for future high-performance applications due to higher carrier mobility and preservation of conventional device structure/geometry. One important feature in the strained-Si devices is the heterostructural band offset in the channel and buffer layer, which reduces Vt, thereby increasing Ioff. We assess the circuit performance of strained-Si devices including SSOI via a physics-based circuit model calibrated against fabricated 70 nm strained and unstrained (control) devices. Device design point and performance projection and trade-off are presented, thus allowing exploitation of maximum performance in the strained-Si devices.
Keywords :
CMOS digital integrated circuits; energy gap; integrated circuit modelling; internal stresses; silicon-on-insulator; 70 nm; SSOI CMOS; Si; circuit model; circuit performance assessment; heterostructural band offset; scaled strained-Si channel-on-insulator CMOS; strained-Si channel device; CMOS digital integrated circuits; Integrated circuit modeling; Silicon on insulator technology; Stress;
Conference_Titel :
SOI Conference, IEEE International 2002
Print_ISBN :
0-7803-7439-8
DOI :
10.1109/SOI.2002.1044399