DocumentCode :
2406689
Title :
VLSI architecture for a flexible motion estimation with parameters
Author :
Choi, Jinku ; Togawa, Nozomu ; Yanagisawa, Masao ; Ohtsuki, Tatsuo
Author_Institution :
Dept. of Electronic, Inf. & Commun. Eng., Waseda Univ., Tokyo, Japan
fYear :
2002
fDate :
2002
Firstpage :
452
Lastpage :
457
Abstract :
If motion estimation can choose the most suitable algorithm according to the changing characteristics of input image signals, we can obtain benefits, which improve quality and performance, reduce power consumption and optimize the system. In this paper we propose a reconfigurable approach to the motion estimation algorithm and architecture. The proposed algorithm determines motion type and then selects an adapted algorithm in order to improve the quality and performance of images. We implemented the flexible and reconfigurable architecture by hardware with an address generator unit, delay unit, and parameters. Our architecture supports more than one block-matching algorithm and parameters providing an optimized system. We are implementing our architecture by using hardware description language (VHDL) and synthesis design tools. We analyze the performance of architecture and present adaption to the algorithm for a low cost real time application
Keywords :
CMOS digital integrated circuits; VLSI; adaptive signal processing; digital signal processing chips; image matching; motion estimation; parallel algorithms; parallel architectures; reconfigurable architectures; CMOS technology; VHDL Synosys design tools; VLSI architectures; adapted algorithm; address generator unit; block-matching algorithm; delay unit; flexible motion estimation; hardware description language; low cost real time application; motion estimation algorithm; parameters; power consumption reduction; reconfigurable architecture; synthesis tools; Algorithm design and analysis; Computational complexity; Computer architecture; Energy consumption; Field programmable gate arrays; Hardware; Motion estimation; Reconfigurable architectures; Very large scale integration; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2002. Proceedings of ASP-DAC 2002. 7th Asia and South Pacific and the 15th International Conference on VLSI Design. Proceedings.
Conference_Location :
Bangalore
Print_ISBN :
0-7695-1441-3
Type :
conf
DOI :
10.1109/ASPDAC.2002.994962
Filename :
994962
Link To Document :
بازگشت