DocumentCode :
2406860
Title :
On test scheduling for core-based SOCs
Author :
Koranne, Sandeep
Author_Institution :
ED&T/Test, Philips Res. Lab., Eindhoven, Netherlands
fYear :
2002
fDate :
2002
Firstpage :
505
Lastpage :
510
Abstract :
Presents a mathematical model for the problem of scheduling tests for core-based system-on-chip (SOC) VLSI designs. Given a set of tests for each core in the SOC and a set of test resources (e.g., test access mechanisms (TAM)), we determine the test plan for the application of the tests to the SOC. Test planning in this paper refers to the combined activities of test access architecture partitioning and test scheduling. These activities must be performed in conjunction as the choice of the test access architecture influences the test schedule. We justify the formulation of test scheduling w.r.t. minimum average completion time criterion as compared to minimum makespan. We show that then the problem of scheduling tests on TAMs can be mapped onto a graph theoretic problem which has a polynomial time optimal solution. We have implemented our algorithm as a test planner tool TPLAN. We present the theoretical analysis of our approach in this paper and compare our results against those published earlier using integer linear programming techniques with encouraging results
Keywords :
application specific integrated circuits; automatic testing; graph theory; integer programming; integrated circuit testing; linear programming; scheduling; TAM; TPLAN; average completion time; core-based SOCs; graph theoretic problem; integer linear programming techniques; makespan; mathematical model; on test scheduling; polynomial time optimal solution; test access architecture; test access architecture partitioning; test access mechanisms; Firewire; Integer linear programming; Integrated circuit testing; Knowledge transfer; Mathematical model; Performance evaluation; Pins; System testing; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2002. Proceedings of ASP-DAC 2002. 7th Asia and South Pacific and the 15th International Conference on VLSI Design. Proceedings.
Conference_Location :
Bangalore
Print_ISBN :
0-7695-1441-3
Type :
conf
DOI :
10.1109/ASPDAC.2002.994970
Filename :
994970
Link To Document :
بازگشت