DocumentCode :
2407036
Title :
Development of multi-chip bonding on an integrated packaging platform for silicon photonics
Author :
Tan, Chee-Wei ; Zhang, Qing-Xin ; Teo, Calvin Wei-Liang ; Lim, Li-Shiah ; Yu, Ming-Bin ; Lo, Patrick
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
fYear :
2010
fDate :
14-16 Dec. 2010
Firstpage :
1
Lastpage :
6
Abstract :
Hybrid integration has been employed for most of the current market available silicon photonics. A novel modular packaging scheme, MEPIC-iMEP3, is proposed for rapid development and high flexibility. One of the critical modules in this packaging scheme is the multichip integration onto the i-MEP3 substrate for sub-micron accuracy. In this study, a series of specially designed test chips and test substrate were fabricated for evaluation using flip-chip bonder. Results show that lateral placement accuracy of <;1μm and rotational accuracy of <;0.05° can be achieved with proper selection of alignment marks. The use of alternating thin Au-Sn layers can precisely control the solder thickness and volume. By optimizing the bonding conditions, a tilting angle of <;0.05° and an average bondline thickness of ~2 μm can be obtained. 3 test chips were bonded onto single substrate successively with a sub-micron accuracy of <;0.5 μm. Shear test is employed to verify the bonding conditions that are properly selected. A simplified MEPIC-iMEP3 test vehicle which requires two bonding for MEPIC and LD was demonstrated with an optical loss of ~-3.0dB due to positional mis-alignment.
Keywords :
chip scale packaging; circuit optimisation; flip-chip devices; integrated circuit bonding; integrated optics; micro-optics; multichip modules; soldering; thin film circuits; MEPIC-iMEP3; Si; bonding optimisation; flip-chip bonder; integrated packaging platform; multichip bonding; multichip integration; silicon photonics; solder thickness control; submicron accuracy; test chip; test substrate; thin Au-Sn layer; Accuracy; Bonding; Gold; Metallization; Silicon; Soldering; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Photonics Global Conference (PGC), 2010
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-9882-6
Type :
conf
DOI :
10.1109/PGC.2010.5706088
Filename :
5706088
Link To Document :
بازگشت