Title :
Divide-and-conquer IDDQ testing for core-based system chips
Author :
Ravikumar, C.P. ; Kumar, Rahul
Author_Institution :
Texas Instruments India Pvt. Ltd., Bangalore, India
Abstract :
IDDQ testing has been used as a test technique to supplement voltage testing of CMOS chips. The idea behind IDDQ testing is to declare a chip as faulty if the steady-state current drawn from the power supply after the application of a test vector exceeds a threshold value. A CMOS circuit only consumes leakage power after the switching transients settle down, and a large quiescent power-line current indicates a defective chip. With device counts in system chips crossing into millions, the leakage power is no more insignificant, making IDDQ tests unsafe. Yet, IDDQ tests are invaluable since they can catch faults that are not testable using voltage testing. In this paper, we propose a solution to make IDDQ testing practical for large system chips. Our technique is based on chip partitioning and scheduling the testing of partitions so that IDDQ testing can be safely practiced. We formulate partitioning as a constrained optimization problem and propose two algorithms for partitioning. The objective function for the optimization problem is the test execution time. We present experimental results to illustrate our methodology
Keywords :
CMOS digital integrated circuits; circuit optimisation; integrated circuit testing; leakage currents; logic partitioning; logic testing; CMOS chips; chip partitioning; constrained optimization problem; core-based system chips; divide-and-conquer IDDQ testing; leakage power consumption; optimization problem objective function; partition testing scheduling; quiescent power-line current; steady-state current; switching transients; test execution time; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Leakage current; Logic testing; System testing; Temperature dependence; Temperature sensors; Threshold voltage;
Conference_Titel :
Design Automation Conference, 2002. Proceedings of ASP-DAC 2002. 7th Asia and South Pacific and the 15th International Conference on VLSI Design. Proceedings.
Conference_Location :
Bangalore
Print_ISBN :
0-7695-1441-3
DOI :
10.1109/ASPDAC.2002.995025