Title :
Path delay fault test generation for standard scan designs using state tuples
Author :
Shao, Yun ; Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
Abstract :
In this work we propose a novel concept called state tuple to represent the states of lines in a circuit for the generation of two pattern tests. The proposed approach is described in detail for generating robust two pattern tests for path delay faults in standard scan designs. Using the proposed approach we also report experimental results of a test generator for robust path delay faults in standard scan designs. The results show that the test generator achieves high efficiency with reduced implementation complexity
Keywords :
automatic test pattern generation; delays; integrated circuit testing; logic testing; ATPG; path delay fault test generation; pattern tests; standard scan designs; state tuples; Algebra; Circuit faults; Circuit testing; Cities and towns; Logic circuits; Logic functions; Logic testing; Propagation delay; Robustness; Test pattern generators;
Conference_Titel :
Design Automation Conference, 2002. Proceedings of ASP-DAC 2002. 7th Asia and South Pacific and the 15th International Conference on VLSI Design. Proceedings.
Conference_Location :
Bangalore
Print_ISBN :
0-7695-1441-3
DOI :
10.1109/ASPDAC.2002.995026