DocumentCode :
2407980
Title :
CrossCheck: an ASIC testability solution
Author :
Wirtz, Cynthia
Author_Institution :
CrossCheck Technol. Inc., San Jose, CA, USA
fYear :
1990
fDate :
Feb. 26 1990-March 2 1990
Firstpage :
444
Lastpage :
448
Abstract :
A new testability solution, called CrossCheck, is examined; this solution provides a structured test methodology for many types of designs. The test structure consists of an array of test points predesigned into the base array and connected to the design. These test points allow detection of CMOS manufacturing defects modeled as open or shorted interconnects, open or shorted FETs, and shorted nodes, including all nodes within the transistor-level design. This test technology is independent of the design logic and is driven and observed by on-chip test electronics, thereby eliminating many of the design restrictions associated with other testability techniques. Common structured design-for-test techniques are reviewed and compared with CrossCheck technology. CrossCheck is specifically reviewed for its ability to handle classes of circuits that are difficult or impossible to test with the structured techniques.<>
Keywords :
application specific integrated circuits; integrated circuit testing; logic testing; ASIC testability; CMOS manufacturing; CrossCheck; design-for-test; structured test methodology; test points; Application specific integrated circuits; CMOS logic circuits; CMOS technology; Circuit testing; Electronic equipment testing; FETs; Integrated circuit interconnections; Logic testing; Semiconductor device modeling; Virtual manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Compcon Spring '90. Intellectual Leverage. Digest of Papers. Thirty-Fifth IEEE Computer Society International Conference.
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-8186-2028-5
Type :
conf
DOI :
10.1109/CMPCON.1990.63721
Filename :
63721
Link To Document :
بازگشت