Title :
A novel ESD device structure with fully silicide process for mixed high/low voltage operation
Author :
Lee, Jian-Hsing ; Shih, J.R. ; Yang, Dao-Hong ; Chen, Jone F. ; Wu, Kenneth
Author_Institution :
Technol. Quality & Reliability Div., Taiwan Semicond. Manuf. Co., Hsinchu
Abstract :
A novel ESD device structure with non-LDD at drain region has been demonstrated to enhance the ESD immunity of IO circuits with mixed high/low operation voltage. The protection capability of this novel ESD device structure has been proved from 1 mum to 65 nm technologies with and without fully salicide at the source/drain region. This structure is found to be also very effective to protect the high voltage tolerant (HVT) IO circuits and the drain extended NMOSFET (DEMOS) transistors. The ESD failure thresholds can be improved from HBM < 0.5 KV and MM < 50 V to HBM 4 KV and MM 200 V, respectively. In addition, this novel ESD device structure is cost effective because two process modules including RPO and ESD implant can be removed.
Keywords :
MOSFET; electrostatic devices; electrostatic discharge; ESD device structure; ESD failure thresholds; NMOSFET transistors; high voltage tolerant circuits; mixed high-low voltage operation; size 1 mum to 65 nm; source-drain region; Costs; Electronic ballasts; Electrostatic discharge; Implants; Low voltage; MOSFET circuits; Protection; Resistors; Silicides; Space technology;
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2008. IPFA 2008. 15th International Symposium on the
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-2039-1
Electronic_ISBN :
978-1-4244-2040-7
DOI :
10.1109/IPFA.2008.4588153