DocumentCode :
2409213
Title :
Scheduling and mapping of conditional task graphs for the synthesis of low power embedded systems
Author :
Wu, Dong ; Al-Hashimi, Bashir M. ; Eles, Petru
Author_Institution :
Dept. of Electron. & Comput. Sci., Southampton Univ., UK
fYear :
2003
fDate :
2003
Firstpage :
90
Lastpage :
95
Abstract :
This paper describes a new dynamic voltage scaling (DVS) technique for embedded systems expressed as conditional task graphs (CTGs). The idea is to identify and exploit the available worst case slack time, taking into account the conditional behaviour of CTGs. Also we examine the effect of combining a genetic algorithm based mapping with the DVS technique for CTGs and show that further energy reduction can be obtained. The techniques have been tested on a number of CTGs including a real-life example. The results show that the DVS technique can be applied to CTGs with energy saving up to 24%. Furthermore it is shown that savings of up to 51% are achieved by considering DVS during the mapping.
Keywords :
embedded systems; genetic algorithms; graphs; logic design; logic simulation; low-power electronics; processor scheduling; CTG conditional behaviour; DVS technique; conditional task graph scheduling; dynamic voltage scaling; energy reduction; energy saving; genetic algorithm based mapping; low power embedded systems; task graph mapping; worst case slack time; Control systems; Dynamic scheduling; Dynamic voltage scaling; Embedded system; Energy consumption; Energy efficiency; Genetic algorithms; Power system reliability; Processor scheduling; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2003
ISSN :
1530-1591
Print_ISBN :
0-7695-1870-2
Type :
conf
DOI :
10.1109/DATE.2003.1253592
Filename :
1253592
Link To Document :
بازگشت