DocumentCode :
2410240
Title :
Technique for Minimizing Power Consumption in Array Multipliers through Input Vector Ordering
Author :
Vasantha, N. ; Satyam, M. ; Rao, K. Subba
Author_Institution :
Dept. of Inf. Technol. & Electr. Comput. Eng., Vasavi Coll. of Eng.
fYear :
2007
fDate :
22-24 Feb. 2007
Firstpage :
162
Lastpage :
167
Abstract :
It is known that, excessive power dissipation can cause over heating, which reduces the life time of the chip and degrades the circuit performance. Local hot spots occur due to large instantaneous power dissipation. We propose a methodology based on reordering the input vectors to reduce the power dissipated in combinational circuits. Experimental results indicate that the proposed technique achieves reduction in average power, reduction in peak power and reduction in difference between maximum and minimum instantaneous power. In this paper, the results obtained by applying this technique to a specific circuit, an array multiplier are reported. As array multipliers are extensively used in digital signal processing (DSP) applications, we feel that this technique will have far-reaching implications in the design of low power processors
Keywords :
combinational circuits; multiplying circuits; DSP; array multiplier; combinational circuits; digital signal processing application; low power processor; vector ordering; Clocks; Cogeneration; Combinational circuits; Digital signal processing; Energy consumption; Equations; Parasitic capacitance; Power dissipation; Switching circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, Communications and Networking, 2007. ICSCN '07. International Conference on
Conference_Location :
Chennai
Print_ISBN :
1-4244-0997-7
Electronic_ISBN :
1-4244-0997-7
Type :
conf
DOI :
10.1109/ICSCN.2007.350723
Filename :
4156605
Link To Document :
بازگشت