DocumentCode :
2410249
Title :
Model reduction for PEEC models including retardation
Author :
Cullum, J. ; Ruehli, Albert E. ; Zhang, Tong
Author_Institution :
IBM Res. Div., IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
1998
fDate :
26-28 Oct 1998
Firstpage :
287
Lastpage :
290
Abstract :
Partial element equivalent circuits (PEEC) are applied for modeling of interconnects in packages. These models are suitable for a wide range of three-dimensional problems. When PEEC models are applied to large packages, large equivalent circuits are generated. Model reduction techniques for PEEC models have been proposed by several researchers but typically for problems where retardation is not important or where two-dimensional models suffice. In this paper, we give a new model reduction procedure applicable to full wave PEEC models which include losses and retardation. We include two examples to demonstrate the application of this method
Keywords :
circuit analysis computing; equivalent circuits; integrated circuit interconnections; integrated circuit modelling; integrated circuit packaging; losses; 3D problems; PEEC models; equivalent circuits; full wave PEEC models; losses; model reduction; model reduction procedure; model reduction techniques; package interconnect modelling; package size; partial element equivalent circuits; retardation; Delay; Equations; Equivalent circuits; Frequency; Geometry; Integrated circuit interconnections; Iterative methods; Packaging; Reduced order systems; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging, 1998. IEEE 7th Topical Meeting on
Conference_Location :
West Point, NY
Print_ISBN :
0-7803-4965-2
Type :
conf
DOI :
10.1109/EPEP.1998.734055
Filename :
734055
Link To Document :
بازگشت