DocumentCode :
2410343
Title :
Hardware Estimation and Synthesis for a Codesign System
Author :
Sangeetha, M. ; Perinbam, J. RajaPaul ; Revathy
Author_Institution :
Dept. of Electron. & Commun. Eng., Anna Univ., Chennai
fYear :
2007
fDate :
22-24 Feb. 2007
Firstpage :
189
Lastpage :
194
Abstract :
A software model of hardware estimator is developed. The behavioral description is transformed into an intermediate format called control flow graph (CFG). The graph is partitioned into hardware and software. The unoptimized hardware in intermediate graph is estimated by transforming the graph into matrix format. The partitioned hardware of control flow graph is translated as behavioral network graph. The high level synthesis and logic synthesis are performed using the BNG with simple logical transformation. The final RTL obtained from the conventional synthesis method and BNG method for resource and timing constraint were presented. The cost estimation for the various control construction is being tabulated
Keywords :
flow graphs; hardware-software codesign; logic design; matrix algebra; network synthesis; BNG; CFG; RTL; behavioral network graph; codesign system; control flow graph; cost estimation; hardware estimation; high level synthesis; logic synthesis; logical transformation; matrix format; software model; Costs; Delay; Flow graphs; Hardware; High level synthesis; Logic; Network synthesis; Resource management; Synthesizers; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, Communications and Networking, 2007. ICSCN '07. International Conference on
Conference_Location :
Chennai
Print_ISBN :
1-4244-0997-7
Electronic_ISBN :
1-4244-0997-7
Type :
conf
DOI :
10.1109/ICSCN.2007.350728
Filename :
4156610
Link To Document :
بازگشت