DocumentCode :
2410879
Title :
Dual-core reconfigurable demosaicing engine for next generation of portable camera systems
Author :
Zhao, Xin ; Yi, Ying ; Erdogan, Ahmet T. ; Arslan, Tughrul
Author_Institution :
Sch. of Eng., Univ. of Edinburgh, Edinburgh, UK
fYear :
2010
fDate :
26-28 Oct. 2010
Firstpage :
289
Lastpage :
294
Abstract :
This paper presents a high performance dual-core reconfigurable processor implementation methodology for a demosaicing system that targets next generation camera systems. The implementation methodology is based on dual-core architecture with coarse-grained dynamically reconfigurable processors. The demosaicing system adopts Freeman´s algorithm that has been partitioned and mapped onto two customized and tailored heterogeneous processor cores. The demosaicing engine´s implementation has been optimized by compilation techniques and special approaches for the targeting processor. Simulation results demonstrate that the resulting demosaicing system provides high throughput reaches up to 241.6Mpixels/s, which represents a 1.82x speedup compared to a single-core implementation.
Keywords :
cameras; image colour analysis; image segmentation; multiprocessing systems; Freeman algorithm; coarse-grained dynamically reconfigurable processors; compilation techniques; dual-core architecture; dual-core reconfigurable demosaicing engine; portable camera systems; targeting processor; Filtering; Image color analysis; Kernel; Multicore processing; Pipeline processing; Pixel; Demosaicing; Dual-core; Dynamically Reconfigurable Processor;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Architectures for Signal and Image Processing (DASIP), 2010 Conference on
Conference_Location :
Edinburgh
Print_ISBN :
978-1-4244-8734-9
Electronic_ISBN :
978-1-4244-8733-2
Type :
conf
DOI :
10.1109/DASIP.2010.5706278
Filename :
5706278
Link To Document :
بازگشت