DocumentCode :
2411091
Title :
A 1 GHz Pipelined Low Power Floating Point Arithmetic Unit with Modified Scheduling for High Speed Applications
Author :
Mukund, K.M. ; Seshadri, Sudharsan ; Devarajulu, Janarthanan ; Kannan, M.
Author_Institution :
Dept. of Electron. Eng., Anna Univ., Madras
fYear :
2007
fDate :
22-24 Feb. 2007
Firstpage :
377
Lastpage :
381
Abstract :
This paper proposes an architecture for a pipelined 1 GHz floating point arithmetic unit incorporated with the concept of modified dynamic scheduling which enables the unit to accept an input instruction every clock cycle until there is an output clash, in which case the outputs are sent out based on the first in first out concept. The architecture proposed has three independent functional units, which can be issued with instructions either one at a time using a small control word or in parallel using a large control word based on the dependency of input operations. The entire design has been simulated using Cadence NcSim. Synthesis and advanced flows such as low power, design for testability and multi Vt flows have been carried out with Cadence RTL compiler to ensure low power and maximum frequency of operation
Keywords :
floating point arithmetic; logic design; low-power electronics; pipeline arithmetic; scheduling; Cadence NcSim; Cadence RTL compiler; dynamic scheduling; pipelined architecture; pipelined low power floating point arithmetic unit; Clocks; Delay; Design for testability; Dynamic scheduling; Floating-point arithmetic; Frequency synthesizers; Pipeline processing; Power dissipation; Power engineering and energy; Power generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, Communications and Networking, 2007. ICSCN '07. International Conference on
Conference_Location :
Chennai
Print_ISBN :
1-4244-0997-7
Electronic_ISBN :
1-4244-0997-7
Type :
conf
DOI :
10.1109/ICSCN.2007.350766
Filename :
4156648
Link To Document :
بازگشت