DocumentCode :
2411136
Title :
High Speed VLSI Design CCMP AES Cipher for WLAN (IEEE 802.11i)
Author :
Sivakumar, C. ; Velmurugan, A.
Author_Institution :
Dept. of Electron., Anna Univ., Chennai
fYear :
2007
fDate :
22-24 Feb. 2007
Firstpage :
398
Lastpage :
403
Abstract :
The advanced encryption standard (AES) algorithm has become the default choice for various security services in numerous applications. In this paper, we propose a high speed, non-pipelined FPGA implementation of the AES-CCMP (counter-mode/CBC-MAC protocol) cipher for wireless LAN using Xilinx development tools and Virtex-II Pro FPGA circuits. IEEE 802.11i defines the AES-based cipher system, which is operated on CCMP Mode. All the modules in this core are described by using Verilog 2001 language. The developed AES CCMP core is aimed at providing high speed with sufficient security. The encryption/decryption data path operates at 194/148 MHz resulting in a throughput of 2.257 Gbits/sec for the encryption and 1.722 Gbits/sec for decryption. Compared to software implementation, migrating to hardware provides higher level of security and faster encryption speed. A comparison is provided between our design and similar existing implementations
Keywords :
VLSI; cryptography; field programmable gate arrays; wireless LAN; CCMP AES cipher; Virtex-II Pro FPGA circuit; WLAN; Xilinx development tool; advanced encryption standard; high speed VLSI design; Acceleration; Counting circuits; Cryptography; Data privacy; Data security; Field programmable gate arrays; Switches; Throughput; Very large scale integration; Wireless LAN; AES; AES-CCMP; Advanced Encryption Standard; IEEE 802.11i;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, Communications and Networking, 2007. ICSCN '07. International Conference on
Conference_Location :
Chennai
Print_ISBN :
1-4244-0997-7
Electronic_ISBN :
1-4244-0997-7
Type :
conf
DOI :
10.1109/ICSCN.2007.350770
Filename :
4156652
Link To Document :
بازگشت