DocumentCode :
2411436
Title :
Performance-directed retiming for FPGAs using post-placement delay information
Author :
Seidl, Ulrich ; Eckl, Klaus ; Johannes, Frank
Author_Institution :
Tech. Univ. Munich, Germany
fYear :
2003
fDate :
2003
Firstpage :
770
Lastpage :
775
Abstract :
In todays deep-submicron designs, the interconnect delays contribute an increasing part to the overall performance of an implementation. Particularly when targeting field programmable gate arrays (FPGAs), interconnect delays are crucial, since they can easily vary by orders of magnitude. Many existing performance-directed retiming methods use simple delay models which either neglect routing delays or use inaccurate delay estimations. In this paper, we propose a retiming approach which overcomes the problem of inaccurate delay models. Our retiming technique uses delay information extracted from a fully placed and routed design and takes account of register timing requirements. By applying physical constraints, we ensure that the delay information remains valid during retiming. In our experiments, we achieved up to 27% performance improvement.
Keywords :
circuit optimisation; delay estimation; field programmable gate arrays; logic design; timing; FPGA performance-directed retiming; delay models; interconnect delays; performance-directed retiming methods; post-placement delay information; register timing requirements; routing delays; timing optimization; Data mining; Delay estimation; Field programmable gate arrays; Integrated circuit interconnections; Logic programming; Programmable logic arrays; Registers; Routing; Table lookup; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2003
ISSN :
1530-1591
Print_ISBN :
0-7695-1870-2
Type :
conf
DOI :
10.1109/DATE.2003.1253700
Filename :
1253700
Link To Document :
بازگشت