DocumentCode :
2413275
Title :
A Delta-Sigma Modulator with a Widely Programmable Center Frequency and 82-dB Peak SNDR
Author :
Yamamoto, Kentaro ; Carusone, Anthony Chan ; Dawson, Francis P.
Author_Institution :
Toronto Univ., Toronto
fYear :
2007
fDate :
16-19 Sept. 2007
Firstpage :
65
Lastpage :
68
Abstract :
A. 4-bit fourth-order delta-sigma modulator with a widely programmable center frequency is presented. Novel methods for quantizing and implementing the digitally programmable modulator coefficients enable performance comparable to state-of-the-art discrete-time fixed-frequency modulators at any center frequency from dc to 0.31 fs in steps of 0.0052/s. The 0.18-mum 1.8-V CMOS prototype consumes 115 mW at a sampling frequency of 40 MHz. The peak SNDR and SNR over a 310-kHz bandwidth are 82 dB and 86 dB respectively.
Keywords :
CMOS integrated circuits; delta-sigma modulation; discrete time systems; CMOS prototype; bandwidth 310 kHz; delta-sigma modulator; digitally programmable modulator; discrete-time modulators; fixed-frequency modulators; frequency 40 MHz; power 115 mW; programmable center frequency; size 0.18 mum; voltage 1.8 V; word length 4 bit; Bandwidth; Delta modulation; Digital communication; Digital modulation; Digital signal processing; Modulation coding; Receivers; Resonant frequency; Sampling methods; Tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
Type :
conf
DOI :
10.1109/CICC.2007.4405682
Filename :
4405682
Link To Document :
بازگشت