DocumentCode :
2413503
Title :
Lightweight implementation of the POSIX threads API for an on-chip MIPS multiprocessor with VCI interconnect
Author :
Pétrot, Frédéric ; Gomez, Pascal
Author_Institution :
Univ. Pierre et Marie Curie, Paris, France
fYear :
2003
fDate :
2003
Firstpage :
51
Abstract :
This paper relates our experience in designing from scratch a multi-threaded kernel for a MIPS R3000 on-chip multiprocessor. We briefly present the target architecture build around a VCI compliant interconnect, and the CPU characteristics. Then we focus on the implementation of part of the POSIX 1003.1b and 1003.1c standards. We conclude this case study by simulation results obtained by cycle true simulation of an MJPEG video decoder application on the multiprocessor using several scheduler organizations and architectural parameters.
Keywords :
application program interfaces; multi-threading; multiprocessing systems; multiprocessor interconnection networks; operating system kernels; processor scheduling; standards; system-on-chip; video coding; MJPEG video decoder; POSIX 1003.b standard; POSIX 1003.c standard; POSIX threads API; SoC; VCI compliant interconnect; cycle true simulation; multithreaded kernel; on-chip MIPS R3000 multiprocessor; scheduler organization; Application software; Central Processing Unit; Computer architecture; Decoding; Hardware; Job shop scheduling; Kernel; Memory management; Processor scheduling; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2003
ISSN :
1530-1591
Print_ISBN :
0-7695-1870-2
Type :
conf
DOI :
10.1109/DATE.2003.1253805
Filename :
1253805
Link To Document :
بازگشت