Title :
A simple built-in self test for dual ported SRAMs
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
Abstract :
This paper presents a discussion on a simple memory Built-In Self Test (BIST) design for dual ported SRAM that concurrently applies a modified March test to both ports of an embedded SRAM. It begins by outlining the role of embedded dual ported SRAM in today´s ASICs., briefly discusses how commercial memory test tools deal with dual ported SRAMs and the difficulties to realistically cover the complex coupling faults which are suspected to expose memory errors at the system level. Subsequently this paper examines the MARCH test for modification to enable the development of a simple BIST architecture that can be designed for concurrent testing of both ports with minimum extra cost
Keywords :
SRAM chips; application specific integrated circuits; built-in self test; integrated circuit testing; ASICs; built-in self test; concurrent testing; dual ported SRAMs; embedded SRAM; modified March test; Application specific integrated circuits; Automatic testing; Built-in self-test; Clocks; Costs; Performance evaluation; Random access memory; Read-write memory; Synchronization; System testing;
Conference_Titel :
Memory Technology, Design and Testing, 2000. Records of the 2000 IEEE International Workshop on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-0689-5
DOI :
10.1109/MTDT.2000.868619