DocumentCode :
2413728
Title :
66 MHz 2.3 M ternary dynamic content addressable memory
Author :
Lines, Valerie ; Ahmed, Abdullah ; Ma, Peter ; Ma, Stanley ; McKenzie, Robert ; Kim, Hong-Seok ; Mar, Cynthia
Author_Institution :
Mosaid Technol. Inc., USA
fYear :
2000
fDate :
2000
Firstpage :
101
Lastpage :
105
Abstract :
This paper describes a 66 MHz 2.3 M Content Addressable Memory (CAM) which uses DRAM technology for the basic ternary CAM cell. The chip´s architecture allows a high speed search operation and single cycle learning. The DRAM based cell structure enables implementation of a larger table size than is available in similar technology SRAM based CAMs. A new matchline sense amplifier allows fast, low power sensing of the matchline. Among the chip´s many features are a DDR input interface and the ability to cascade up to eight parts without additional logic. The density and speed of this part make it suitable for many applications such as network switching
Keywords :
DRAM chips; content-addressable storage; DRAM technology; high speed search operation; matchline sense amplifier; network switching; single cycle learning; ternary dynamic content addressable memory; Application software; Associative memory; CADCAM; Capacitance; Circuits; Computer aided manufacturing; Current distribution; Logic; Random access memory; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Technology, Design and Testing, 2000. Records of the 2000 IEEE International Workshop on
Conference_Location :
San Jose, CA
ISSN :
1087-4852
Print_ISBN :
0-7695-0689-5
Type :
conf
DOI :
10.1109/MTDT.2000.868622
Filename :
868622
Link To Document :
بازگشت