Title :
20mW, 125 Msps, 10 bit Pipelined ADC in 65nm Standard Digital CMOS Process
Author :
Singh, Pratap Narayan ; Kumar, Ashish ; Debnath, Chandrajit ; Malik, Rakesh
Author_Institution :
STMicroelectron., Noida
Abstract :
This paper describes a novel low power 10-bit 125 Msps pipelined ADC implemented in 65 nm standard digital CMOS process. Proposed ADC implements 2.5 b/stage with amplifier shared between consecutive stages, achieves best in class FOM of 0.27 pJ/step with conversion power of 0.16 mW/Msps. The ADC amplifier employs novel techniques of adaptive biasing and cross coupled compensation to achieve improved settling behavior with significant power efficiency. This ADC occupies 0.13mm area and achieves maximum 0.3 LSB DNL and 0.6 LSB INL along with 9.26 ENOB at 125 Msps dissipating 20 mW power from 1.2v supply.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; compensation; low-power electronics; nanoelectronics; ADC amplifier; adaptive biasing amplifier; cross coupled compensation; digital CMOS process; improved settling behavior; low power pipelined ADC; power 20 mW; size 65 nm; voltage 1.2 V; word length 10 bit; Analog-digital conversion; CMOS process; CMOS technology; Circuits; Energy consumption; Power amplifiers; Power dissipation; Sampling methods; Switches; Voltage;
Conference_Titel :
Custom Integrated Circuits Conference, 2007. CICC '07. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1623-3
Electronic_ISBN :
978-1-4244-1623-3
DOI :
10.1109/CICC.2007.4405710