Title :
Self-timed torus network with 1-of-5 encoding
Author :
Chang, Yuan-Teng ; Huang, Man-Chen ; Cheng, Wei-Min ; Tsai, Hung-Yue ; Chen, Chang-Jiu ; Cheng, Fu-Chiung ; Chu, Yuan-Hua
Author_Institution :
Dept. of Comput. Sci., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
Nowadays, MPSoCs or multicore processors have been becoming the major trend of system or processor designs. Thus the design of interconnection networks becomes the most important issue of all. However, lots of different problems may arise in the network design and they should be carefully handled. It is widely known that most of these problems can be resolved easily by asynchronous circuits. But because of the difficulties of implementation, still only some real implementations of asynchronous networks. In this paper, we implemented a self-timed torus network with 1-of-5 DI encoding. The design was implemented in gate-level with Verilog HDL and synthesized with TSMC 0.13 mum technology. The simulation shows that the network can operate correctly in 63.9 MHz.
Keywords :
hardware description languages; multiprocessor interconnection networks; system-on-chip; 1-of-5 encoding; MPSoC; TSMC; Verilog HDL; interconnection networks; multicore processors; processor designs; self-timed torus network; Asynchronous circuits; Circuit simulation; Clocks; Encoding; Hardware design languages; Multicore processing; Multiprocessor interconnection networks; Network topology; Routing; Signal design; SoC; VLSI; asynchronous circuit; interconnection network; muitcore; torus;
Conference_Titel :
Consumer Electronics, 2009. ISCE '09. IEEE 13th International Symposium on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4244-2975-2
Electronic_ISBN :
978-1-4244-2976-9
DOI :
10.1109/ISCE.2009.5156883